

# Compa Family CPLDs Device Support Input of 1.0V Application Guide

(AN03019, V1.0) (02.03.2022)

Shenzhen Pango Microsystems Co., Ltd.
All Rights Reserved. Any infringement will be subject to legal action.



# **Revisions History**

### **Document Revisions**

| Version Date | e of Release | Revisions                 |
|--------------|--------------|---------------------------|
| V1.0 02.0    | 03.2022      | Initial release.          |
|              |              | 1                         |
|              |              | annies For Reference Only |

(AN03019, V1.0) 1/7



# **Tables of Contents**

| Revisions History                | 1 |
|----------------------------------|---|
| Tables of Contents               | 2 |
| Figures                          | 3 |
| Chapter 1 Overview               | 4 |
| Chapter 2 Features               | 5 |
| Chapter 3 Software Configuration |   |
| Disclaimer                       | 7 |
| Chapter 3 Software Configuration |   |

(AN03019, V1.0) 2/7



# **Figures**

| Figure 3-1 Software Configuration            | 6 |
|----------------------------------------------|---|
| Figure 3-2 Open-drain Output Circuit Diagram | 6 |

Application France Only

(AN03019, V1.0) 3/7



# **Chapter 1 Overview**

Application Examples For Reference The I/Os in Compa device support the input of 1.0V level signals. This document describes how to configure I/O attribute using PDS software.

(AN03019, V1.0) 4/7



### **Chapter 2 Features**

- Application France Could be a series of the When VCCIO of input bank is 1.5V, 1.8V, 2.5V, or 3.3V, and the input signal is 1.0V, the input

(AN03019, V1.0) 5/7



# **Chapter 3 Software Configuration**

Software: supported in all versions.

Open PDS software and click on [User Constraint Editor] to do physical constraints on the input I/O. This is shown in the following figure.



Figure 3-1 Software Configuration

➤ For the output "gtl\_out" that needs to output an 1.0V signal, users should set "OPEN\_DRAIN" to "ON" and add an external pull-up resistor to the pin to pull it up to 1.0V, as shown in the circuit diagram below:



Figure 3-2 Open-drain Output Circuit Diagram

"IOSTANDARD" should be set to the LVCMOS standard, and other properties remain the default values.

➤ For the input "gtl\_in", "VCCIO" can be configured as 1.5, 1.8, 2.5, or 3.3, "IOSTANDARD" is set to "LVCMOS12", and "HYS\_DRIVE\_MODE" is set to "UD".

(AN03019, V1.0) 6/7



### **Disclaimer**

### **Copyright Notice**

This document is copyrighted by Shenzhen Pango Microsystems Co., Ltd., and all rights are reserved. Without prior written approval, no company or individual may disclose, reproduce, or otherwise make available any part of this document to any third party. Non-compliance will result in the Company initiating legal proceedings.

### **Disclaimer**

- 1. This document only provides information in stages and may be updated at any time based on the actual situation of the products without further notice. The Company assumes no legal responsibility for any direct or indirect losses caused by improper use of this document.
- 2. This document is provided "as is" without any warranties, including but not limited to warranties of merchantability, fitness for a particular purpose, non-infringement, or any other warranties mentioned in proposals, specifications, or samples. This document does not grant any explicit or implied intellectual property usage licence, whether by estoppel or otherwise.
- 3. The Company reserves the right to modify any documents related to its family products at any time without prior notice.
- 4. The information contained in this document is intended to assist users in resolving application-related issues. While we strive for accuracy, we cannot guarantee that the document is entirely free from flaws. Should any functional abnormalities and performance degradation arise due to deviation from the prescribed procedures outlined herein, our company will neither be held liable nor concede that such issues stem from product deficiencies. The solutions presented in this document are just one of the feasible options and cannot cover all application scenarios. Consequently, if users encounter functional abnormalities or performance degradation despite adhering to the prescribed procedures outlined herein, we cannot assure that such issues are indicative of product deficiencies.

(AN03019, V1.0) 7/7